# Digital Electronic Circuits Section 1 (EE, IE)

**Lecture 11** 

# MUX: noninverted output

IC 74153

Y = E'.[(B'.A').C0 + (B'.A).C1 + (B.A').C2 + (B.A).C3]



| STROBE<br>(G) | В | A | Y  |
|---------------|---|---|----|
| Н             | X | X | L  |
| L             | L | L | CO |
| L             | L | Н | C1 |
| L             | Н | L | C2 |
| L             | Н | Н | C3 |

## MUX: inverted output (IC 74150)

| INPUTS |        |   |   |        |                |
|--------|--------|---|---|--------|----------------|
|        | SELECT |   |   | STROBE | OUTPUT<br>W    |
| Α      | В      | С | D | G      | VV             |
| Х      | Χ      | Χ | Χ | Н      | Н              |
| L      | L      | L | L | L      | E0             |
| L      | L      | L | Н | L      | E1             |
| L      | L      | Н | L | L      | E0<br>E1<br>E2 |
| L      | L      | Н | Н | L      | E3<br>E4<br>E5 |
| L      | Н      | L | L | L      | E4             |
| L      | Н      | L | Н | L      | E5             |
| L      | Н      | Н | L | L      | E6<br>E7       |
| L      | Н      | Н | Н | L      | <u>E7</u>      |
| Н      | L      | L | L | L      | E8             |
| H      | L      | L | Н | L      | E9             |
| Н      | L      | Н | L | L      | E10            |
| H      | L      | Н | Н | L      | E11            |
| Н      | Н      | L | L | L      | E12            |
| Н      | Н      | L | Н | L      | E13            |
| Н      | Н      | Н | L | L      | E14            |
| Н      | Н      | Н | Н | L      | E15            |



 $Y = (E'.A'B'C'D'.D_0 + E'.A'B'C'D.D_1 + ...$ 

 $.... + E'.ABCD'.D_{14} + E'.ABCD.D_{15}$ )'



#### **IC 74153**

$$Y = E'.[(B'.A').C0 + (B'.A).C1 + (B.A').C2 + (B.A).C3]$$

|        | В | A | Υ |
|--------|---|---|---|
| F(0,0) | L | L | 0 |
| F(0,1) | L | Н | 1 |
| F(1,0) | Н | L | 1 |
| F(1,1) | Н | Н | 0 |

$$Y = B'.A + B.A'$$

$$Y = (B'.A').0 + (B'.A).1 + (B.A').1 + (B.A).0$$



Y = F(A,B,C)=  $\sum m (0,2,3,6,7)$ 



IC 74151

8-to-1 MUX
with STROBE (EN'),
both non-inverted
and inverted
output

## Multiplexer as Universal Logic Circuit

| A | В | C | D | Y |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 0 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 | 1 |



## **Entered Variable and Multiplexer**



| A | В | Υ  |
|---|---|----|
| 0 | 0 | C' |
| 0 | 1 | 1  |
| 1 | 0 | 0  |
| 1 | 1 | 1  |





### 8-to-1 MUX and 4-variable function

$$Y = F(A,B,C,D)$$
  
=  $\sum$  m (0,2,3,4,5,8,9,  
10,11,12,13,15)

| A           | В | C | D | Y   |
|-------------|---|---|---|-----|
| 0           | 0 | 0 | 0 | 1 1 |
| 0<br>0<br>0 | 0 | 0 | 1 | 0   |
| 0           | 0 | 1 | 0 | 1   |
| 0           | 0 | 1 | 1 | 1   |



| ABC                      | 000        | 001       | 010       | 011       | 100       | 101       | 110       | 111       |
|--------------------------|------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| D = 0                    | 1          | 1         | 1         | 0         | 1         | 1         | 1         | 0         |
| D=1                      | 0          | 1         | 1         | 0         | 1         | 1         | 1         | 1         |
| Y                        | D'         | 1         | 1         | 0         | 1         | 1         | 1         | D         |
| 8-to-1 MUX<br>data input | $D_0 = D'$ | $D_1 = 1$ | $D_2 = 1$ | $D_3 = 0$ | $D_4 = 1$ | $D_5 = 1$ | $D_6 = 1$ | $D_7 = D$ |

## Nibble Multiplexer





### Nibble Multiplexer with Tristated Output



| OE' | SELECT | Y      |
|-----|--------|--------|
| Н   | X      | High Z |
| L   | L      | Α      |
| L   | Н      | В      |

IC 74257

### **BUS Architecture and Tristated Output**



An Example

#### **References:**

- ☐ Donald P. Leach, Albert P. Malvino, and Goutam Saha, Digital Principles &
- **Applications 8e, McGraw Hill\**
- ☐ Technical documents from http://www.ti.com accessed on Oct. 08, 2018